JPH0470655B2 - - Google Patents

Info

Publication number
JPH0470655B2
JPH0470655B2 JP63151640A JP15164088A JPH0470655B2 JP H0470655 B2 JPH0470655 B2 JP H0470655B2 JP 63151640 A JP63151640 A JP 63151640A JP 15164088 A JP15164088 A JP 15164088A JP H0470655 B2 JPH0470655 B2 JP H0470655B2
Authority
JP
Japan
Prior art keywords
error
processor
error detection
cache
flag
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP63151640A
Other languages
English (en)
Japanese (ja)
Other versions
JPH01318128A (ja
Inventor
Osamu Katakura
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
PFU Ltd
Original Assignee
PFU Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by PFU Ltd filed Critical PFU Ltd
Priority to JP63151640A priority Critical patent/JPH01318128A/ja
Publication of JPH01318128A publication Critical patent/JPH01318128A/ja
Publication of JPH0470655B2 publication Critical patent/JPH0470655B2/ja
Granted legal-status Critical Current

Links

Landscapes

  • Debugging And Monitoring (AREA)
  • Memory System Of A Hierarchy Structure (AREA)
  • Techniques For Improving Reliability Of Storages (AREA)
JP63151640A 1988-06-20 1988-06-20 キャッシュ・エラー処理方式 Granted JPH01318128A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP63151640A JPH01318128A (ja) 1988-06-20 1988-06-20 キャッシュ・エラー処理方式

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP63151640A JPH01318128A (ja) 1988-06-20 1988-06-20 キャッシュ・エラー処理方式

Publications (2)

Publication Number Publication Date
JPH01318128A JPH01318128A (ja) 1989-12-22
JPH0470655B2 true JPH0470655B2 (en]) 1992-11-11

Family

ID=15522976

Family Applications (1)

Application Number Title Priority Date Filing Date
JP63151640A Granted JPH01318128A (ja) 1988-06-20 1988-06-20 キャッシュ・エラー処理方式

Country Status (1)

Country Link
JP (1) JPH01318128A (en])

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02304653A (ja) * 1989-05-19 1990-12-18 Fujitsu Ltd メモリアクセスモード切換方式

Also Published As

Publication number Publication date
JPH01318128A (ja) 1989-12-22

Similar Documents

Publication Publication Date Title
JPH0619760B2 (ja) 情報処理装置
WO1998014875A1 (en) Accessing a page of system memory
JPH0470655B2 (en])
JPH029401Y2 (en])
JPH0133856B2 (en])
JPS59172044A (ja) 命令制御方式
JPS6097459A (ja) デ−タ処理システム同期方法
JP2501393B2 (ja) 直接メモリアクセス装置
JP2960110B2 (ja) Riscプロセッサシステム
JPS6141023B2 (en])
JPH083803B2 (ja) Nmi処理方法
JPS6118032A (ja) 外部メモリ制御装置
JPH02100149A (ja) マイクロコンピュータ
JPS6146538A (ja) メモリの高速読出し方法
JPH01166144A (ja) ファームウェア・プログラムのデバッグ方式
JPH01211054A (ja) メモリ制御回路
JPS62274328A (ja) 情報処理装置
JPH04160655A (ja) 例外検出方式
JPH031269A (ja) マルチプロセッサ・カード・システム
JPH05233471A (ja) マイクロプロセッサ及びそれを使用したデータ処理装置
JPH05204845A (ja) データ処理装置及びその制御方法
JPH0479022B2 (en])
JPS6326744A (ja) マイクロプロセツサにおけるメモリバンク切り換え回路
JPS635446A (ja) マイクロコンピユ−タシステム
JPH0154729B2 (en])